中国半导体行业协会封装分会会刊

中国电子学会电子制造与封装技术分会会刊

导航

电子与封装 ›› 2020, Vol. 20 ›› Issue (2): 020305 . doi: 10.16257/j.cnki.1681-1070.2020.0211

• 电路设计 • 上一篇    下一篇

一款高速、低功耗的Sigma-Delta模数转换器

陈昱翀,高博,林志滨,龚敏   

  1. 微电子技术四川省重点实验室,四川大学物理学院微电子系,成都 610064
  • 收稿日期:2019-10-28 出版日期:2020-02-24 发布日期:2020-02-24
  • 作者简介:陈昱翀(1995—),男,广西贵港人,四川大学物理学院微电子系在读研究生,研究方向为数字集成电路设计。

A High-Speed and Low-Power Sigma-Delta ADC

CHEN Yuchong, GAO Bo, LIN Zhibin, GONG Min   

  1. Sichuan Key Lab of Microelectronics Technology, Division of Microelectronics, College of Physical, Sichuan University, Chengdu610064, China
  • Received:2019-10-28 Online:2020-02-24 Published:2020-02-24

摘要: 提出了一种高速、低功耗、高分辨率的新型Sigma-Delta 模数转换器(ADC)结构。该结构选择过采样率(OSR)为32的4阶调制器设计以缓解输出速率和通带宽度的压力,采用级联和双量化的方法进行优化,并利用SIMSIDES工具(基于Simulink的Sigma-Delta仿真器)进行仿真。数字抽取滤波器部分由级联积分梳状(CIC)滤波器、有限长单位冲激响应(FIR)滤波器和半带(HB)滤波器组成,并且三级滤波器都采用了多相分解结构,以降低动态功耗。使用0.18 μm的标准CMOS工艺实现数字抽取滤波器版图。仿真结果表明,在250 kHz带宽下,有效位宽(ENOB)为19 bit。

关键词: Sigma-Delta 模数转换器, 数字抽取滤波器, 多相分解, 过采样率

Abstract: A novel structure of Sigma-Delta analog-to-digital converter (ADC) is proposed for high speed, low power consumption and high resolution. The fourth-order modulator with oversampling rate (OSR) of 32 is selected to improve the output rate and passband width. Cascade structure and multi-bit quantizer is applied to the modulator. Then the SIMSIDES tool (Sigma-Delta simulator based on Simulink) can be used for simulating the modulator. The decimation filter consists of cascade integrator comb (CIC) filter, finite impulse response (FIR) filter and half band (HB) filter. The polyphase structure is applied to the decimation filter, which reduces the dynamic power consumption. Finally, a 0.18 μm standard CMOS process is used to implement the decimation filter. The simulation results show that the effective number of bits (ENOB) is 19 with the bandwidth of 250 kHz.

中图分类号: