中国半导体行业协会封装分会会刊

中国电子学会电子制造与封装技术分会会刊

导航

电子与封装 ›› 2020, Vol. 20 ›› Issue (4): 040402 . doi: 10.16257/j.cnki.1681-1070.2020.0411

• 微电子制造与可靠性 • 上一篇    下一篇

深亚微米SOI工艺SoC设计中天线效应的消除

王淑芬,史冬霞,桂江华   

  1. 中科芯集成电路有限公司,江苏 无锡 214072
  • 发布日期:2020-04-23
  • 作者简介:王淑芬(1987—),女,安徽安庆人,硕士究生,工程师,主要究方向为大规模数字集成电路版图设计; 史冬霞(1985—),女,河北石家庄人,硕士究生,工程师,主要究方向为数字集成电路版图设计; 桂江华(1981—),男,安徽安庆人,硕士究生,高级工程师,主要究方向为数字集成电路设计。

Elimination of Process Antenna Effect in Deep-submircon SOI SoC Design

WANG Shufen, SHI Dongxia, GUI Jianghua   

  1. China Key System Co., Ltd., Wuxi 214072, China
  • Published:2020-04-23

摘要: 深亚微米 SOI 片上系统芯片(SoC)因其工艺特性,按照常规的布局布线(PNR)流程,出现了约一万个天线效应违规。介绍了一种在布局布线阶段不插入反偏二极管就可以消除大量天线效应违规的优化迭代流程。通过对天线效应的产生以及天线比率公式的分析,从线长和栅面积角度考虑天线效应的修复,结合自动布局布线设计工具 SoC Encounter 对这些因素的控制,可以在布局布线阶段消除天线效应的违规,并能与版图验证的结果保持一致。在一款通用抗辐照 SoC 芯片的设计中,应用该优化流程在布局布线阶段消除了设计中的天线效应违规,有效节约了芯片整体设计时间。

关键词: SOI 工艺, 天线效应, 天线规则, 布局布线

Abstract: With normal PNR (place and route) flow, there will be about ten thousand PAE (process antenna effect ) violations in deep-submircon SOI SoC design. A new optimized interation flow for completely eliminate PAE combined without using reverse-biased diode in PNR stage was presented. Through the analysis of the PAE generated and the antenna ratio formula, the length and gate area of the metal can be considered to repair the PAE. Through the PNR tool to control these factor, PAE can be eliminated combined in PNR stage. This optimized flow was used in general radiation hardened SoC chip design, with the elimination in the PNR stage, and the design time is saved as well.

Key words: SOI process, process antenna effect, antenna rule, placement and routing

中图分类号: