中国半导体行业协会封装分会会刊

中国电子学会电子制造与封装技术分会会刊

导航

电子与封装 ›› 2021, Vol. 21 ›› Issue (4): 040401 . doi: 10.16257/j.cnki.1681-1070.2021.0407

• 微电子制造与可靠性 • 上一篇    下一篇

多晶硅发射极晶体管放大系数稳定性研究

孙建洁;张可可;许帅;张明   

  1. 无锡中微晶园电子有限公司,江苏 无锡 214035
  • 收稿日期:2020-10-19 出版日期:2021-04-27 发布日期:2020-12-04
  • 作者简介:孙建洁(1982—),男,江苏无锡人,东南大学电子科学与技术专业毕业,从事半导体工艺流程控制。

Researchon the Stability of Amplification Coefficient of Ploysilicon Emitter Transistor

SUN Jianjie, ZHANG Keke, XU Shuai, ZHANG Ming   

  1. Wuxi Zhongwei Microchips Co., Ltd., Wuxi 214035, China
  • Received:2020-10-19 Online:2021-04-27 Published:2020-12-04

摘要: 通过对NPN型多晶硅发射极晶体管的工艺过程进行分析,对多晶淀积工艺过程提出严格的控制方案,使多晶界面氧化层厚度稳定在0.6~0.8 nm。同时,对基区与发射区退火工艺进行优化,使多晶发射极晶体管放大系数的片内均匀性从30%改善至20%,片间均匀性从12%改善至9%,显著提升了产品的成品率。

关键词: 多晶硅发射极晶体管, 放大系数, 界面氧化层, 退火

Abstract: In this paper,the technological process of NPN type ploysilicon emitter transistor is analyzed, and a strict control scheme is proposed for the ploysilicon deposition process, so that the thickness of the oxide layer at the multi-grain interface is stable at 0.6-0.8nm. At the same time, the annealing process of base area and transmitting area was optimized, which improved the inter-chip uniformity of the amplification coefficient of the ploysilicon emitter transistor from 30% to 20%, and the uniformity between the chips increased from 12% to 9%, which significantly improved the product yield.

Key words: ploysiliconemittertransistor, amplificationcoefficient, interfaceoxidelayer, annealing

中图分类号: