中国半导体行业协会封装分会会刊

中国电子学会电子制造与封装技术分会会刊

导航

电子与封装 ›› 2017, Vol. 17 ›› Issue (2): 43 -47. doi: 10.16257/j.cnki.1681-1070.2017.0026

• 微电子制造与可靠性 • 上一篇    

0.18 μm CMOS器件SEL仿真和设计

李燕妃,吴建伟,谢儒彬,洪根深   

  1. 中国电子科技集团公司第58研究所,江苏 无锡 214072
  • 收稿日期:2016-10-14 出版日期:2017-02-20 发布日期:2017-02-20
  • 作者简介:李燕妃(1987—),女,福建福安人,硕士研究生,毕业于电子科技大学微电子学与固体电子学专业,现从事抗辐射集成电路工艺集成技术研究。

Simulation and Design of SEL for 0.18 μm CMOS Devices

LI Yanfei,WU Jianwei,XIE Rubin,HONG Genshen   

  1. China Electronics Technology Group Corporation No.58 Research Institute,Wuxi 214072,China
  • Received:2016-10-14 Online:2017-02-20 Published:2017-02-20

摘要: 宇宙空间存在大量高能粒子,这些粒子会导致空间系统中的CMOS集成电路发生单粒子闩锁。基于0.18 μm CMOS工艺,利用TCAD器件模拟仿真软件,开展CMOS反相器的单粒子闩锁效应研究。结合单粒子闩锁效应的触发机制,分析粒子入射位置、工作电压、工作温度、有源区距阱接触距离、NMOS和PMOS间距等因素对SEL敏感性的影响,并通过工艺加固得出最优的设计结构。重离子试验表明,采用3.2 μm外延工艺,可提高SRAM电路抗SEL能力,当L1、L2分别为0.86 μm和0.28 μm时,其单粒子闩锁阈值高达99.75 MeV·cm2/mg。

关键词: 单粒子闩锁, TCAD, 加固, 重离子试验, 外延工艺

Abstract: The high-energy particles of large quantities from outer space may lead to Single Event Latch-up (SEL)in CMOS devices.The paper conducts studies on SEL for CMOS inverter using 0.18 μm CMOS technology and the TCAD method.The triggering mechanism of SEL is at first discussed for further analysis on particle incident position,voltage,temperature,distance between active region and body,NMOS and PMOS spacing,as well as radiation-hardened process.Then the optimal structure is obtained.The heavy ion test performed there after shows that in the 3.2 μm epitaxial process the SRAM circuit has a high LET threshold of 99.75 MeV·cm2/mg with L1=0.86 μm and L2=0.28 μm.

Key words: single event latch-up, TCAD, radiation-hardened, heavy ion test, epitaxial process

中图分类号: