中国半导体行业协会封装分会会刊

中国电子学会电子制造与封装技术分会会刊

导航

电子与封装 ›› 2022, Vol. 22 ›› Issue (10): 100302 . doi: 10.16257/j.cnki.1681-1070.2022.1007

• 电路与系统 • 上一篇    下一篇

应用于14 bit逐次逼近型ADC的前台数字校准算法*

赵越超1;张理振2;刘海涛2   

  1. 1. 东南大学微电子学院,南京 ?210096;2. 南京电子技术研究所,南京 ?210039
  • 收稿日期:2022-04-02 出版日期:2022-10-26 发布日期:2022-05-10
  • 作者简介:赵越超(1996—),男,江苏常熟人,硕士研究生,研究方向为模拟、数模混合集成电路设计。

Foreground Digital Calibration Algorithmfor 14 bit Successive Approximation ADC

ZHAO Yuechao1, ZHANG Lizheng2, LIU Haitao2   

  1. 1. School ofIntegrated Circuit and Engineering, SoutheastUniversity, Nanjing 210096, China; 2. Nanjing Institute of Electronic Technology, Nanjing 210039, China
  • Received:2022-04-02 Online:2022-10-26 Published:2022-05-10

摘要: 介绍了一种应用于14 bit逐次逼近型模数转换器(SAR ADC)的前台数字校准算法。为了减少面积并提高匹配精度,采用了电容阵列式的数模转换器(DAC)架构;为了提高ADC的信噪比,采用了差分输入的结构;而针对电容阵列中电容失配对ADC性能的影响,提出了一种可存储,可对电容误差进行纠正的前台数字算法。使用接近理想的DAC阵列对失配较大的电容阵列进行误差纠正迭代,并通过1024次的累加迭代消除了噪声,得到了真实的电容权重。在校准之后,信噪失真比(SNDR)达到了82 dB,无杂散动态范围(SFDR)达到了93 dB。

关键词: 关键词:逐次逼近型模数转换器, 前台数字校准算法, 电容失配, 全差分, 分段电容数模转换器

Abstract: A foreground digital calibration algorithm for 14 bit successive approximation analog-to-digital converter (SAR ADC) is introduced. In order to reduce the area and improve the matching accuracy, a capacitor array digital-to-analog converter (DAC) architecture is adopted. In order to improve the signal to noise ratio of ADC, a differential input structure is adopted. For the influence of capacitor mismatch in capacitor array, a foreground digital algorithm that can be stored to correct the capacitor error is proposed. The large mismatched capacitor array is corrected by an error-correcting iteration using a near-ideal DAC array, and the true capacitance weight is obtained by eliminating noise through 1024 cumulative iterations. After calibration, the signal to noise distortion ratio? (SNDR) reaches 82 dB and the stray free dynamic range (SFDR) reaches 93 dB.

Key words: successive approximation analog-to-digitalconverter, foreground digital calibration algorithm, capacitance mismatch, fully differential, segmented capacitor DAC

中图分类号: