[1] MITROVIC I Z, BUIU O, HALL S, et al. Review of SiGe HBTs on SOI [J]. Solid-State Electronics, 2005, 49(9): 1556-1567. [2] ZHOU L, LI W Z, WU D Y, et al. A 30 GSps 6 bit DAC in SiGe BiCMOS technology[C]//2016 IEEE International Conference on Electronics, Circuits and Systems (ICECS), Monte Carlo, Monaco, 2017: 37-40. [3] MOENECLAEY B, VERPLAETSE M, RAMON H, et al. A 6-bit 56-GSa/s DAC in 55 nm SiGe BiCMOS[C]//2021 IEEE BiCMOS and Compound Semiconductor Integrated Circuits and Technology Symposium (BCICTS), Monterey, CA, USA, 2022: 1-4. [4] POULTON K, JEWETT B, LIU J. A 7.2-GSa/s, 14-bit or 12-GSa/s, 12-bit DAC in a 165-GHz fT BiCMOS process[C]//2011 Symposium on VLSI Circuits - Digest of Technical Papers, Kyoto, Japan, 2011: 62-63. [5] DUNCAN L, DUPAIX B, MCCUE J J, et al. A 10-bit DC-20-GHz multiple-return-to-zero DAC with >48-dB SFDR[J]. IEEE Journal of Solid-State Circuits, 2017, 52(12): 3262-3275. [6] ZHOU L, WU D Y, JIANG F, et al. A 2GSps 12bit DAC with SFDR >57.5dBc up to Nyquist bandwidth[C]//2013 IEEE Bipolar/BiCMOS Circuits and Technology Meeting (BCTM), Bordeaux, France, 2014: 219-222. [7] 薛晓博. 高速高精度电流舵数模转换器关键设计技术的研究与实现[D]. 杭州: 浙江大学, 2014. [8] 张翼, 戚骞, 张有涛, 等. 基于0.18 μm SiGe BiCMOS工艺的4 GS/s、14 bit数模转换器[J]. 南京邮电大学学报(自然科学版), 2024, 44(3): 42-47. [9] 桂伯正, 黄嵩人. 一种12位电压与电流组合型DAC设计[J]. 电子与封装, 2025, 25(2): 020301. [10] LUSCHAS S, LEE H S. Output impedance requirements for DACs[C]//Proceedings of the 2003 International Symposium on Circuits and Systems, 2003. ISCAS '03, Bangkok, Thailand, 2003. [11] VAN DEN BOSCH A, STEYAERT M, SANSEN W. SFDR-bandwidth limitations for high speed high resolution current steering CMOS D/A converters[C]//ICECS'99. Proceedings of ICECS '99.6th IEEE International Conference on Electronics, Circuits and Systems, Paphos, Cyprus, 2002: 1193-1196. [12] AHMAD T, REZAZADEH A, Gill S S. Current dependence of small signal base-collector capacitance in microwave AlGaAs/GaAs HBTs[C]//ESSDERC'94: 24th European Solid State Device Research Conference, Edinburgh, UK, 1994: 443-446. [13] CHEN W L, CHAU H F, TUTT M, et al. High-speed InGaP/GaAs HBTs using a simple collector undercut technique to reduce base-collector capacitance[J]. IEEE Electron Device Letters, 1997, 18(7): 355-357. [14] 王铭, 张有涛, 叶庆国, 等. 基于InP HBT的SFDR>63 dB 12位6 GS/s高速数模转换器[J]. 电子技术应用, 2020, 46(4): 34-39. [15] BULT K, LIN C H, VAN DER GOES F, et al. A 12 b 2.9 GS/s DAC with IM3<–60 dBc Beyond 1 GHz in 65 nm CMOS[M]//Analog Circuit Design. Dordrecht: Springer Netherlands, 2011: 119-136. [16] 陈宇轩, 季伟伟, 解维坤, 等. 高精度数模转换器的线性度测试技术[J]. 电子与封装, 2023, 23(5): 050202. [17] HUANG H Y, CHEN X Y, KUO T H. A 10-GS/s NRZ/mixing DAC with switching-glitch compensation achieving SFDR >64/50 dBc over the first/second Nyquist zone[J]. IEEE Journal of Solid-State Circuits, 2021, 56(10): 3145-3156. [18] ERDMANN C, CULLEN E, BROUARD D, et al. 16.3 A 330 mW 14 b 6.8 GS/s dual-mode RF DAC in 16 nm FinFET achieving ?70.8 dBc ACPR in a 20MHz channel at 5.2 GHz[C]//2017 IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, USA, 2017: 280-281. [19] RAVINUTHULA V, BRIGHT W, WEAVER M, et al. A 14-bit 8.9 GS/s RF DAC in 40 nm CMOS achieving >71 dBc LTE ACPR at 2.9 GHz[C]//2016 IEEE Symposium on VLSI Circuits (VLSI-Circuits), Honolulu, HI, USA, 2016: 1-2.
|