[1] SEBASTIAN A, GALLO M L, KHADDAM-ALJAMEH R, et al. Memory devices and applications for in-memory computing[J]. Nature Nanotechnology, 2020, 15(7): 529-544. [2] ROY K, CHAKRABORTY I, ALI M, et al. In-memory computing in emerging memory technologies for machine learning: an overview[C]// Design Automation Conference (DAC), San Francisco, CA, USA. New York: IEEE, 2020: 1-6. [3] JIANG H W, LI W T, HUANG S S, et al. Analog-to-digital converter design exploration for compute-in-memory accelerators[J]. IEEE Design & Test, 2022, 39(2): 48-55. [4] BONI A, FRATTINI F, CASELLI M, et al. Time-multiplexed Flash ADC for deep neural network analog in-memory computing[C]// International Conference on Electronics, Circuits, and Systems (ICECS), Dubai, United Arab Emirates. New York: IEEE, 2021: 1-4. [5] YU S M, SUN X Y, PENG X C, et al. Compute-in-memory with emerging nonvolatile-memories: Challenges and prospects[C]// Custom Integrated Circuits Conference (CICC), Boston, MA, USA. New York: IEEE, 2020: 1-4. [6]杨志新,Maureen Willis,高博,等. 13位高无杂散动态范围的SAR ADC[J].电子与封装,2022,22(12):120303. [7] LIU Q, GAO B, YAO P, et al. A fully integrated analog ReRAM based 78.4TOPS/W compute-in-memory chip with fully parallel MAC computing[C]// International Solid-State Circuits Conference (ISSCC), San Francisco, CA, USA. New York: IEEE, 2020: 500-501. [8] SU J W, CHOU Y C, LIU R H, et al. A 28nm 384kb 6T-SRAM computation-in-memory macro with 8b precision for Al edge chips[C]// International Solid-State Circuits Conference (ISSCC), San Francisco, CA, USA. New York: IEEE, 2021: 250-252. [9]TRIPATHI V, MURMANN B. An 8-bit 450-MS/s single-bit/cycle SAR ADC in 65-nm CMOS[C]// European Solid State Circuits Conference (ESSCIRC),Bucharest, Romania. New York: IEEE, 2013: 117-120. [10] 顾晓峰,刘彦航,虞致国,等. 一种面向基于闪存的脉冲卷积神经网络的模拟神经元电路[J]. 电子与信息学报, 2023,45(01):116-124. [11] RUNGE M, SCHMECK D, SCHOLZ P, et al. A 0.02-mm2 9-bit 100-MS/s charge-injection cell based SAR-ADC in 65-nm LP CMOS[C]// European Solid State Circuits Conference (ESSCIRC), Dresden, Germany. New York: IEEE, 2018: 26-29. [12] Ashok M, Levine E V, Chandrakasan A P. Randomized switching SAR (RS-SAR) ADC for power and EM side-channel security[J]. IEEE Solid-State Circuits Letters, 2022, 5: 247-250. [13] CHAPUT S, BROOKS D, WEI G Y. An area-efficient 8-bit single-ended ADC with extended input voltage range[J]. IEEE Transactions on Circuits and Systems II: Express Briefs, 2017, 65(11): 1549-1553. [14] KIM D, LEE K Y. A design of low power and small area 8 bit 200 kS/s synchronous single-ended SAR ADC[C]// International Technical Conference on Circuits/Systems, Computers and Communications (ITC-CSCC),Phuket, Thailand, New York: IEEE, 2022: 641-643. |