中国半导体行业协会封装分会会刊

中国电子学会电子制造与封装技术分会会刊

导航

电子与封装 ›› 2020, Vol. 20 ›› Issue (7): 070301 . doi: 10.16257/j.cnki.1681-1070.2020.0701

• 电路设计 • 上一篇    下一篇

一种流水线-逐次逼近型ADC的异步时序控制方法

李跃峰,唐鹤   

  1. 电子科技大学,成都 610054
  • 接受日期:2020-03-10 发布日期:2020-03-23
  • 作者简介:李跃峰(1994—),男,北京人,硕士研究生,研究方向为大规模集成电路。

An Asynchronous Timing Diagram for Pipeline-SAR ADC

LI Yuefeng, TANG He   

  1. University of Electronic Science and Technology of China, Chengdu 610054, China
  • Accepted:2020-03-10 Published:2020-03-23

摘要: 模数转换器(Analog to Digital Converter,ADC)在现代信号处理领域发挥着关键作用。综合考虑分辨率、采样速率、功耗等性能指标,流水线-逐次逼近型(Pipelined-SAR)ADC有着明显的优势。提出了一种流水线-逐次逼近型ADC的异步时序逻辑控制方法。该控制方法在传统控制方法的基础上,将ADC工作所需控制信号的产生方式及对电路的控制方式做出了改良,精简不必要的控制信号以提高时间利用效率,并且加入级间握手信号以保证ADC的工作稳定性。该方法运用于14 bit 800 Msps Pipeline-SAR ADC中,有效位数(Enob)可以达到12 bit。

关键词: 流水线-逐次逼近型ADC, 异步时序, 系统结构, 动态放大器

Abstract: Analog to Digital Converter (ADC) plays a key role in the field of modern signal processing. Considering the performance indicators such as resolution, sampling rate, and power consumption, Pipelined-SAR ADCs have obvious advantages. This paper proposes a pipeline-successive approximation ADC with asynchronous timing diagram. Based on the traditional control method, this control method improves the method of generating control signals required for ADC operation and the control method of the circuit, streamlines unnecessary control signals to improve time utilization efficiency, and adds inter-stage handshake signals to ensure the stability of the ADC. This method is applied to 14 bit-800 Msps Pipeline-SAR ADC, and the effective number of bits (Enob) can reach 12 bit.

Key words: pipelined-successive approximation register ADC, asynchronous timing diagram, system structure, dynamic amplifier

中图分类号: