[1] 车来晟, 唐鹤, 高昂. 一款10位逐次逼近型模数转换器设计[J]. 电子与封装,2019, 19(7): 16-19.
[2] 彭传伟, 唐鹤, 何生生. 基于亚稳态检测的SAR ADC电容失配校准算法[J]. 电子与封装, 2019, 19(6): 16-19.
[3] CHEN Y Z, Wang J J, Hu H, et al. A 200MS/s, 11 Bit SAR-assisted Pipeline ADC with Bias-enhanced Ring Amplifier [C]. IEEE International Symposium on Circuits and Systems, Baltimore, 2017.
[4] LEE C C, FLYNN M P. A SAR-Assisted Two-Stage Pipeline ADC[J]. IEEE Journal of Solid-State Circuits, 2011, 46(4):860-869.
[5] BRANDOLINI M, SHIN Y, RAVIPRAKASH K, et al. A 5 GS/s 150 mW 10 b SHA-Less Pipelined/SAR Hybrid ADC in 28 nm CMOS[C]. ISSCC, 2015, 2: 468-469.
[6] GOES F, WORD C M, ASTGIMATH S, et al. A 1.5 mW 68 dB SNDR 80 Ms/s 2x Interleaved Pipelined SAR ADC in 28 nm CMOS[J]. IEEE Journal of Solid-State Circuits, 2014, 49(12): 2835-2845.
[7] VERBRUGGEN B, IRIGUCHI M, CRANINCKX J. A 1.7 mW 11b 250 MS/s 2-Times Interleaved Fully Dynamic Pipelined SAR ADC in 40 nm Digital CMOS[J]. IEEE Journal of Solid-State Circuits, 2012, 47(12): 2880-2887.
[8] VAZ B, LYNAM A, VERBRUGGEN B, et al. A 13 b 4 GS/s digitally assisted dynamic 3-stage asynchronous pipelined-SAR ADC[C]. IEEE International Solid-State Circuits Conference, San Francisco, 2017: 276-277. |