中国半导体行业协会封装分会会刊

中国电子学会电子制造与封装技术分会会刊

导航

电子与封装 ›› 2023, Vol. 23 ›› Issue (11): 110304 . doi: 10.16257/j.cnki.1681-1070.2023.0153

• 电路与系统 • 上一篇    下一篇

基于新型部分积生成器和提前压缩器的乘法器设计

蔡永祺1,李振涛2,万江华1,2   

  1. 1.湘潭大学物理与光电工程学院,湖南 湘潭 411100;2. 湖南毂梁微电子有限公司,长沙 410000
  • 收稿日期:2023-07-04 出版日期:2023-11-28 发布日期:2023-10-10
  • 作者简介:蔡永祺(1999—),男,湖南湘潭人,硕士研究生,主要研究方向为数字集成电路设计。

Multiplier Design Based on a New Partial Product Generator and Advance Compressor

CAI Yongqi1, LI Zhentao2, WAN Jianghua1,2   

  1. 1.School of Physics and Optoelectronics,Xiangtan University, Xiangtan 411000, China; 2.Hunan Great-LeoMicroelectronics Co., Ltd., Changsha 410000, China
  • Received:2023-07-04 Online:2023-11-28 Published:2023-10-10

摘要: 为了提高乘法器性能,采用基4 Booth编码算法设计Booth编码器,使用华莱士树压缩结构设计16 bit有符号数乘法器;针对部分积生成的复杂过程提出一种新的部分积生成器,同时进行部分积的产生与选择,提高了部分积生成效率;针对压缩过程中的资源浪费,提出一种部分积提前压缩器,将某几位部分积在进入压缩树之前进行合并,减少了压缩单元的使用。基于28 nm工艺对乘法器进行逻辑综合,关键路径延时为0.77ns,总面积为937.3 μm2,功耗为935.71 μW,能够较好地提升乘法器的面积利用率和运算性能。

关键词: 乘法器, Booth编码, 部分积, 压缩器

Abstract: In order to improve the performance of the multiplier, a Booth encoder is designed by using the Radix 4 Booth encoding algorithm, and a signed 16 bit multiplier is designed by using the Wallace tree compression structure. A new partial product generator is proposed for the complex process of partial product generation, which simultaneously generates and selects the partial products, and improves the efficiency of the partial product generation. For the waste of resources in the compression process, a partial product advance compressor is proposed to merge certain partial products before entering the compressed tree, reducing the use of compression units. The multiplier logic synthesis is based on 28 nm process. The critical path delay is 0.77 ns, the total area is 937.3 μm2, and the power consumption is 935.71 μW, which can better improve the area utilization and computing performance of the multiplier.

Key words: multiplier, Booth encoding, partial product, compressor

中图分类号: