[1] 许居衍. 复归于道——封装改道芯片业[J]. 电子与封装,2019,19(10):1-3. [2] 蒋剑飞,王琴,贺光辉,等. Chiplet技术研究与展望[J]. 微电子学与计算机,2022,39(1):1-6. [3] 马力,项敏,石磊,等. 高端性能封装技术的某些特点与挑战[J]. 电子与封装,2023,23(3):030109. [4] MOUNCE G, LYKE J, HORAN S, et al. Chiplet based approach for heterogeneous processing and packaging architectures[C]// 2016 IEEE Aerospace Conference: AERO 2016, Montana, USA, 2016: 3453-3463. [5] UCIE UNION. Universal Chiplet interconnect express (UCIe) 1.0 specification[EB/OL]. (2022-07-25) [2023-8-28]. https://www.uciexpress.org/team-3. [6] SHARMA D. Universal Chiplet interconnect express (UCIe)?: Building an open Chiplet ecosystem[Z]. [7] DAS SHARMA D, PASDAST G, QIAN Z G, et al. Universal Chiplet interconnect express (UCIe): An open industry standard for innovations with Chiplets at package level[J]. IEEE Transactions on Components, Packaging and Manufacturing Technology, 2022, 12(9): 1423-1431. [8] MAHAJAN R, QIAN Z G, VISWANATH R S, et al. Embedded multidie interconnect bridge--a localized, high-density multichip packaging interconnect[J]. IEEE Transactions on Components, Packaging and Manufacturing Technology, 2019, 9(10): 1952-1962. [9] LIN M S, HUANG T C, TSAI C C, et al. A 7-nm 4-GHz ARM-core-based CoWoS Chiplet design for high-performance computing[J]. IEEE Journal of Solid-State Circuits, 2020, 55(4): 956-966. [10] WANG C C, HUANG C Y, KUO H C, et al. Creative design and structure applied to Chiplets packaging[C]// 2023 IEEE 73rd Electronic Components and Technology Conference (ECTC), Orlando, FL, USA, 2023. [11] JUN H, CHO J, LEE K, et al. HBM (high bandwidth memory) DRAM technology and architecture[C]// 2017 IEEE International Memory Workshop (IMW), Monterey, CA, USA, 2017: 1-4. [12] NAFFZIGER S, LEPAK K, PARASCHOU M, et al. 2.2 AMD chiplet architecture for high-performance server and desktop products[C]// 2020 IEEE International Solid-State Circuits Conference, San Francisco, CA, USA, 2020. |