[1] CHIN J M, NARANG V, ZHAO X L, et al. Fault isolation in semiconductor product, process, physical and package failure analysis: importance and overview[J]. Microelectronics Reliability, 2011, 51(9-11): 1440-1448. [2] 罗道军, 倪毅强, 何亮, 等. 电子元器件失效分析的过去、现在和未来[J]. 电子产品可靠性与环境试验, 2021, 39(S2): 8-15. [3] 张墅野, 李振锋, 何鹏. 微系统三维异质异构集成研究进展[J]. 电子与封装, 2021, 21(10): 100106. [4] 陈选龙, 王有亮, 方建明, 等. 集成电路失效定位技术现状和发展趋势[J]. 半导体技术, 2020, 45(5): 329-337. [5] RIVAI F, NG P T, MA Y Z, et al. Application of EBIC and EBAC for nanoscale fault isolation of FEOL defect[C]// 2021 IEEE International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA), Singapore, 2021. [6] KARY CHIEN W T, YIN Y L. Apply DFT integrated enhanced EBAC methodology on defect isolations[J]. Journal of Failure Analysis and Prevention, 2018, 18(6): 1490-1502. [7] CHOI H, HEO S, HONG H, et al. High resolution short defect localization in advanced FinFET device using EBAC and EBIRCh[C]// 2017 IEEE 24th International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA), Chengdu, China, 2017: 1-4. [8] KLEINDIEK S, SCHOCK K, RUMMEL A, et al. Current imaging, EBIC/EBAC, and electrical probing combined for fast and reliable in situ electrical fault isolation[J]. Microelectronics Reliability, 2016, 64: 313-316. [9] RUMMEL A, JOHNSON G M, KEMMLER M, et al. Low-voltage EBIC investigation of fails[C]// 2021 IEEE International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA), Singapore, 2021: 1-6. [10] HUBBARD W A, LINGLEY Z, THEISS J, et al. STEM EBIC for high-resolution electronic characterization[C]// 2020 IEEE International Reliability Physics Symposium (IRPS), Dallas, TX, USA, 2020: 1-5. [11] VISWANATHAN V, JOHNSON G M, RUMMEL A, et al. Simple methods for evaluating junctions in IGBTs[C]// International Symposium for Testing and Failure Analysis (ISTFA), Pasadena, California, USA, 2022: 81-85. [12] MOLDOVAN G, COURBAT W. Strategies to identify physical origin of contrast in EBIRCH[C]// International Symposium for Testing and Failure Analysis (ISTFA), Pasadena, California, USA, 2022: 277-283. [13] WUDJUD W, DANG C, CHIN CHEONG K, et al. Applications of PVC and progressive FIB milling in identifying top-down invisible defect on advanced nodes SRAM devices[C]// International Symposium for Testing and Failure Analysis (ISTFA), Pasadena, California, USA, 2022: 347-351. [14] TING S L, TAN P K, PAN Y L, et al. Cross sectional passive voltage contrast approach for gate oxide breakdown defect isolation and visualization for TEM analysis[C]// International Symposium for Testing and Failure Analysis (ISTFA), Event Canceled, 2020: 362-369. [15] DE WOLF P. Review of scanning probe microscopy methods for failure analysis[C]// International Symposium for Testing and Failure Analysis (ISTFA), Pasadena, California, USA, 2022: m1-m48. [16] 王小. 基于电场力显微镜的有机小分子电荷捕获材料存储特性及其机制研究[D]. 南京: 南京邮电大学, 2017. [17] WANG J, WANG X, XU W J, et al. Charge trapping behavior visualization of dumbbell-shaped DSFXPY via electrical force microscopy[J]. Journal of Materials Chemistry C, 2015, 3(48): 12436-12442. [18] PALERMO V, PALMA M, SAMORì P. Electronic characterization of organic thin films by kelvin probe force microscopy[J]. Advanced Materials, 2006, 18(2): 145-164. [19] SHIN C, KIM K, KIM J, et al. Fast, exact and non-destructive diagnoses of contact failures in nano-scale semiconductor device using conductive AFM[J]. Scientific Reports, 2013, 3: 2088. [20] GANESH U. Laser voltage probing (LVP)–Its value and the race against scaling[J]. Microelectronics Reliability, 2016, 64: 294-298. [21] KINDEREIT U, BOIT C, KERST U, et al. Comparison of laser voltage probing and mapping results in oversized and minimum size devices of 120 nm and 65 nm technology[J]. Microelectronics Reliability, 2008, 48(8-9): 1322-1326. [22] ZHANG H G, KOCUN M, OHLER B, et al. Newly designed, faster, and more sensitive scanning capacitance microscope for failure analysis[C]// International Symposium for Testing and Failure Analysis (ISTFA), Pasadena, California, USA, 2022: 434-437. [23] SUN K, KARUPPANNAN S, CHONG S W, et al. Electrical fault isolation for functional and logic hard failures using laser voltage imaging[C]// International Symposium for Testing and Failure Analysis (ISTFA), Pasadena, California, USA, 2022: 115-119. [24] BREITENSTEIN O,SCHMIDT C,KARG D,et al. Thermal failure analysis by IR lock-in thermography[Z]. Microelectronics Failure Analysis Desk Reference, ASM International, 2004: 330-339. [25] ALTES A, TILGNER R, REISSNER M, et al. Advanced thermal failure analysis and reliability investigations–Industrial demands and related limitations[J]. Microelectronics Reliability, 2008, 48(8-9): 1273-1278. [26] LEE S, VAN VEENHUIZEN M. Complementary fault isolation procedures combining laser voltage probing/imaging and lock-in thermography: case studies [C]// Proceedings form the 48th International Symposium for Testing and Failure Analysis (ISTFA), Pasadena, California, USA, 2022: 369-373. [27] CHU C H, KUO P S, CHANG T F, et al. Failure analysis of IC contains FinFET[C]// 2017 IEEE 24th International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA), Chengdu, China, 2017: 1-4. [28] BODOH D, ERINGTON K. LADA and SDL: powerful techniques for marginal failures[C]// International Symposium for Testing and Failure Analysis (ISTFA). Pasadena, California, USA, 2021: c1 - c104. [29] WEN L H,RUPA K. Enhanced CAD alignment techniques for FinFET devices[C]// Proceedings form the 48th International Symposium for Testing and Failure Analysis (ISTFA), Pasadena, California, USA, 2022: 110-114. [30] JE M S, LIAN Y B, HUAT G S, et al. Application of soft defect localization technique for SRAM soft failure debug[C]// International Symposium for Testing and Failure Analysis (ISTFA). Houston, Texas, USA, 2014: 307-311. [31] LI J L, WU C L. Soft Defect Localization (SDL) applied on analog and mixed-mode ICs failure analysis[C]// 2012 IEEE International Reliability Physics Symposium (IRPS), Anaheim, CA, USA, 2012: FA.6.1 - FA.6.5. [32] WINSON L, ANGELINE P, RANGANATHAN G, et al. Root cause analysis on analog circuit using TR-LADA[C]// 2019 IEEE 26th International Symposium on Physical and Failure Analysis of Integrated Circuits (IPFA), Hangzhou, China, 2019: 1-5. [33] 虞勇坚, 邹巧云, 吕栋, 等. 协同分析在集成电路失效定位中的应用探讨[J]. 电子与封装, 2017, 17(8): 36-40. [34] EGGER P, GRüTZNER M, BURMER C, et al. Application of time resolved emission techniques within the failure analysis flow[J]. Microelectronics Reliability, 2007, 47(9-11): 1545-1549. |