[1]HU C M. Optimum Doping Profile for Minimum Ohmic Resistance and High-Breakdown Voltage[J].IEEE Transactions Electron Devices, 1979, 26(3) : 243-244. [2] CHEN X B, SIN J K O. Optimization of the specific on-resistance of the COOLMOSTM[J]. IEEE Trans. Electron Devices, 2001, 48(2): 344-348. [3]ZHANG W T, ZHANG B, QIAO M, et al. Theory of Superjunction With NFD and FD Modes Based on Normalized Breakdown Voltage[J]. IEEE Transactions Electron Devices, 2015, 62(12): 4114-4120. [4]SHENOY M P, BHALLA A, DOLNY M G. Analysis of the effect of charge imbalance on the static and dynamic characteristics of the super junction MOSFET[C]. 11th International Symposium on Power Semiconductor Devices and ICs. ISPSD'99 Proceedings, IEEE, 1999: 99-102. [5] STROLLO M G A, NAPOLI E. Optimal ON-resistance versus breakdown voltage tradeoff in superjunction power devices: A novel analytical model[J]. IEEE Transactions Electron Devices, 2001, 48(9):2161-2167. [6] ZHANG B, ZHANG W T, QIAO M, et al. Equivalent Substrate Model for Lateral Super Junction Device[J]. IEEE Transactions Electron Devices, 2014, 61(2): 525-532. [7] ZHANG W T, PU S, LAI C L, et al. Non-full Depletion Mode and its Experimental Realization of the Lateral Superjunction[C]. 2018 IEEE 30th International Symposium on Power Semiconductor Devices and ICs (ISPSD), IEEE,2018: 13-17. [8]ZHANG B, CHEN L, WU J, et al. SLOP-LDMOS–a novel super-junction concept LDMOS and its experimental demonstration[C]. Proceedings. 2005 International Conference on Communications, Circuits and Systems, 2005, IEEE, 2005: 27-30. [9] ZHANG B, WANG W L, CHEN W J, et al. High-Voltage LDMOS With Charge-Balanced Surface Low On-Resistance Path Layer[J]. IEEE Electron Device Letters, 2009, 30(8): 849-851. [10] ZHU R, KHEMKA V, KHAN T, et al. A high voltage Super-Junction NLDMOS device implemented in 0.13 μm SOI based Smart Power IC technology[C]. 2010 22nd International Symposium on Power Semiconductor Devices and ICs (ISPSD), IEEE,2010: 79-82. [11]NASSIF-KHALIL S G, SALAMA C A T. Super-junction LDMOST on a silicon-on-sapphire substrate[J]. IEEE Transactions Electron Devices, 2003, 50(5): 1385-1391. [12] DUAN B X, CAO Z, YUAN X N, et al. New Superjunction LDMOS Breaking Silicon Limit by Electric Field Modulation of Buffered Step Doping[J]. IEEE Electron Device Letters, 2014, 36(1): 47-49. [13] ZHANG W T, ZHAN Z T, YU Y, et al. Novel Superjunction LDMOS(>950V) with a Thin Layer SOI[J]. IEEE Electron Device Letters, 2017, 38(11): 1555-1558. [14]
CAO Z, DUAN B X, YUAN S, et al. Novel superjunction LDMOS with muli-floation buried layers[C]. 2017 29th International Symposium on Power Semiconductor Devices and ICs (ISPSD), IEEE, 2017: 283-286.
|