[1]MOTOHASHI N, KIMURA T, MINEO K, et al. System in wafer-level package technology with RDL-first process[C]//2011 IEEE 61st Electronic Components and Technology Conference, Lake Buena Vista, Florida, USA,2011. [2]KIM Y R, BAE J H, CHANG M H, et al. SLIM (TM), high density wafer level fan-out package development with submicron RDL[C]//2017 IEEE 67th Electronic Components and Technology Conference, Orlando, Florida, USA, 2017. [3] DO W C, ZWENGER C. Innovative wafer fan-out technologies-heterogeneous integration for a connected world[J]. Advancing Microelectronics, 2019, 46(1): 12-15. [4] LUJAN A P. A cost analysis of RDL-first and mold-first fan-out wafer level packaging[C]//2016 International Conference on Electronics Packaging (ICEP), Hokkaido, Japan, 2016. [5] ZHU J C, MING X F, YAO X. Research on key process technology of RDL-first fan-out wafer level packaging[C]//2018 19th International Conference on Electronic Packaging Technology (ICEPT), Shanghai, China, 2018. [6] SHEN WW, LIN YM, WU ST, et al. Warpage characteristics and process development of through silicon via-less interconnection technology[J]. Journal of Nanoscience and Nanotechnology, 2018, 18(8): 5558-5565. [7] LAU J H, CHEN G CF, HUANG J YC, et al. Fan-out (RDL-first) panel-level hybrid substrate for heterogeneous integration[C]//2021 IEEE 71st Electronic Components and Technology Conference (ECTC), San Diego, CA, USA, 2021. [8] HO S W, HSIAO H Y, LIM S S B, et al. High density RDL build-up on FO-WLP using RDL-first approach[A]. 2019 IEEE 21st Electronics Packaging Technology Conference (EPTC), Singapore, 2019. [9] BOON S S, WEE D H S, SALAHUDDIN R, et al. Magnetic inductor integration in FO-WLP using RDL-first approach[C]//2019 IEEE 21st Electronics Packaging Technology Conference (EPTC), Singapore, 2019. [10]LAU J H,KO CT, YANG KM,et al. Fan-out RDL-first panel-level packaging for heterogeneous integration[J]. 2020 IEEE 70th Electronic Components and Technology Conference (ECTC), Lake Buena Vista, Florida, USA, 2020. [11] GUNJI K, HIBARINO T. Cost-effective capacitive testing for fine pitch RDL first[C]//2018 IEEE 20th Electronics Packaging Technology Conference (EPTC), Singapore, 2018. [12] HO S W, HSIANG-YAO H, LIM S S B, et al. Development of FO-WLP package-on-package using RDL-first integration flow[C]//2018 IEEE 20th Electronics Packaging Technology Conference (EPTC), Singapore, 2018. [13] LIM S P S, JAAFAR N, CHONG S C, et al. Development of wafer level solderball placement process for RDL-first FOWLP[C]//2020 IEEE 22nd Electronics Packaging Technology Conference (EPTC), Singapore, 2020. [14] OI Y, FUJII Y, HIRAOKA T, et al. Warpage control of liquid molding compound for fan-out wafer level packaging[C]//2018 IEEE 68th Electronic Components and Technology Conference (ECTC), San Diego, CA, USA, 2018. [15] BRAUN T, RAATZ S, VOGES S, et al. Large area compression molding for fan-out panel level packing[C]// 2015 IEEE 65th Electronic Components and Technology Conference (ECTC), San Diego, CA, USA, 2015. [16] KO CT, YANG H, LAU J H, et al. Chip-first fan-out panel-level packaging for heterogeneous integration[C]//2018 IEEE 68th Electronic Components and Technology Conference(ECTC), San Diego, CA, USA, 2018. [17] RAVICHANDRAN S, YAMADA S, PARK G, et al. 2.5D glass panel embedded (GPE) packages with better I/O density, performance, cost and reliability than current silicon interposers and high-density fan-out packages[C]//2018 IEEE 68th Electronic Components and Technology Conference (ECTC), San Diego, CA, 2018. [18] LIU H Y, LIN T Y, HOU F Z, et al. Process development and failure analysis for chip-last panel level fan-out packaging (PLP)[C]//2018 19th International Conference on Electronic Packaging Technology (ICEPT), Shanghai, 2018. [19] OSTMANN A, SCHEIN FL, DIETTERLE M, et al. High density interconnect processes for panel level packaging[C]//2018 7th Electronic System-Integration Technology Conference (ESTC), Dresden, Germany, 2018. [20] BRAUN T, BILLAUD M, ZEDEL H, et al. Recent developments in panel level packaging[C]//2018 International Wafer Level Packaging Conference (IWLPC), San Jose, CA, USA, 2018. [21] LIN P B, KO CT, HO WT, et al. A comprehensive study on stress and warpage by design, simulation and fabrication of RDL-first panel level fan-out technology for advanced package[C]//2017 IEEE 67th Electronic Components and Technology Conference (ECTC), Orlando, Florida, USA, 2017. [22] ONOZEKI H, AOKI H, MIZUNO K, et al. Study of fine pitch RDL first FO-PLP/WLP[C]//2018 International Wafer Level Packaging Conference (IWLPC), San Jose, CA, USA, 2018. [23] LIN YM, WU ST, SHEN WW, et al. An RDL-first fan-out wafer level package for heterogeneous integration applications[C]//2018 IEEE 68th Electronic Components and Technology Conference (ECTC), San Diego, CA, USA, 2018. [24]CHE F X, YAMAMOTO K, RAO V S, et al. Panel warpage of fan-out panel-level packaging using RDL-first technology[J]. IEEE Transactions on Components, Packaging and Manufacturing Technology, 2020, 10(2): 304-313. [25] HOU S Y, CHEN W C, HU C, et al. Wafer-level integration of an advanced logic-memory system through the second-generation CoWoS technology[J]. IEEE Transactions on Electron Devices, 2017, 64(10): 4071-4077. [26] CHENG CA, TSAI TY, HUANG YH, et al. Characterization of temporary bonding and laser release using polyimide and a 300-nm photolysis polymer system for high-throughput 3-D IC applications[J]. IEEE Transactions on Components, Packaging and Manufacturing Technology, 2017, 7(3): 456–-462. [27] WEI C, MA Y P, HAN Y, et al. Study on femtosecond laser processing characteristics of nano-crystalline CVD diamond coating[J]. Applied Sciences, 2019, 9(20): 4273-4276. [28] LEE CH, SU J, LIU X, et al. Optimization of laser release process for throughput enhancement of fan-out wafer-level packaging[C]//2018 IEEE 68th Electronic Components and Technology Conference (ECTC), San Diego, CA, USA, 2018. [29] UHRMANN T, POVA?AY B. Temporary carrier technologies for eWLB and RDL-first fan-out wafer-level packages[M]. Hoboken, NJ, USA: John Wiley & Sons, Inc., 2019. [30] ZHANG H, LIU X, RICKARD S, et al. Novel temporary adhesive materials for RDL-first fan-out wafer-level packaging[C]//2018 IEEE 68th Electronic Components and Technology Conference (ECTC), San Diego, CA, 2018. [31] LEE CH, HUANG B, SEE J,et al. Study of bondable laser release material using 355 nm energy to facilitate RDL-first and die-first fan-out wafer-level packaging (FOWLP)[J]. IEEE Transactions on Components, Packaging and Manufacturing Technology, 2022, 12(4): 692-699. [32] CHE F X, HO D, DING M Z, et al. Study on process induced wafer level warpage of fan-out wafer level packaging[C]//2016 IEEE 66th Electronic Components and Technology Conference (ECTC), Las Vegas, NV, USA, 2016. [33] KIM J Y, CHOI I, PARK J H, et al. Fan-out panel level package with fine pitch pattern[C]//2018 IEEE 68th Electronic Components and Technology Conference (ECTC), San Diego, CA, 2018. [34] LAU J H, LI M, LI Q Q, et al. Design, materials, process, fabrication, and reliability of fan-out wafer-level packaging[J]. IEEE Transactions on Components, Packaging and Manufacturing Technology, 2018, 8(6): 991-1002. [35] HOU F Z, LIN T Y, CAO L Q, et al. Experimental verification and optimization analysis of warpage for panel-level fan-out package[J]. IEEE Transactions on Components, Packaging and Manufacturing Technology, 2017, 7(10): 1721-1728. [36] KO CT, YANG KM, LIN JW, et al. Study on low temperature Cu bonding and temporary bond/de-bond for RDL-first fan-out panel level package[C]//2017 5th International Workshop on Low Temperature Bonding for 3D Integration (LTB-3D), Tokyo, Japan, 2017. [37] YANG K M, CHOU T C, KO C T, et al. Low temperature Cu-Cu gang bonding for RDL-first fan-out panel level package[C]//2019 6th International Workshop on Low Temperature Bonding for 3D Integration (LTB-3D), Kanazawa, Japan, 2019. [38] TSENG CF, LIU CS, WU CH, et al. InFO (Wafer Level Integrated Fan-Out) Technology[C]//2016 IEEE 66th Electronic Components and Technology Conference (ECTC), Las Vegas, NV, USA, 2016. [39] YU D. A new integration technology platform: Integrated fan-out wafer-level-packaging for mobile applications[C]//2015 Symposium on VLSI Technology, Kyoto, Japan, 2015. [40] TANG H, SHI G, HE R, et al. High throughput low stress air jetting carrier release for RDL-first fan-out wafer-level-packaging[C]//2017 IEEE 67th Electronic Components and Technology Conference (ECTC), Orlando, FL, USA, 2017. [41] FUKUSHIMA T, ALAM A, HANNA A, et al. Flexible hybrid electronics technology using die-first FOWLP for high-performance and scalable heterogeneous system integration[J]. IEEE Transactions on Components, Packaging and Manufacturing Technology, 2018, 8(10): 1738-1746. [42] ALAM A, HANNA A, IRWIN R, et al. Heterogeneous integration of a fan-out wafer-level packaging based foldable display on elastomeric substrate[C]//2019 IEEE 69th Electronic Components and Technology Conference (ECTC), Las Vegas, NV, USA, 2019. [43] SUSUMAGO Y, QIAN Z Y, JACQUEMOND A, et al. Mechanical and electrical characterization of FOWLP-based flexible hybrid electronics (FHE) for biomedical sensor application[C]//2019 IEEE 69th Electronic Components and Technology Conference (ECTC), Las Vegas, NV, USA, 2019. [44] FOWLER M, MASSEY J P, BRAUN T, et al. Investigation and methods using various release and thermoplastic bonding materials to reduce die shift and wafer warpage for eWLB chip-first processes[C]//2019 IEEE 69th Electronic Components and Technology Conference (ECTC), Las Vegas, NV, USA, 2019. [45] HANNA A, ALAM A, FUKUSHIMA T, et al. Extremely flexible (1mm bending radius) biocompatible heterogeneous fan-out wafer-level platform with the lowest reported die-shift (<6 μm) and reliable flexible Cu-based interconnects[J]. IEEE Transactions on Components, Packaging and Manufacturing Technology, 2021, 5(2): 556-560. [46] EZHILARASU G, HANNA A, IRWIN R, et al. A flexible, heterogeneously integrated wireless powered system for bio-implantable applications using fan-out wafer-level packaging[C]//2018 IEEE International Electron Devices Meeting (IEDM), San Francisco, CA, USA, 2018. [47] TAKAHASHI N, SUSUMAGO Y, LEE S H,et al. RDL-first flexible FOWLP technology with dielets embedded in hydrogel[C]//2020 IEEE 70th Electronic Components and Technology Conference (ECTC), Orlando, FL, USA, 2020. |