[1] KESER B. Advances in Embedded and Fan-Out Wafer Level Packaging Technologies[M]. USA: WILEY, 2019:1-53.
[2] GHAFFARIAN R. Microelectronics Packaging Technology Roadmaps, Assembly Reliability, and Prognostics[M]. 2016:543-611.
[3] S W Y. Challenges of advanced wafer level packaging technology: Cost-effectiveness, integration and scalability. 2012 IEEE 14th Electronics Packaging Technology Conference (EPTC)[C]. 2012: 451-455.
[4] YU D. A new integration technology platform: integrated fan-out wafer-level-packaging for mobile applications. 2015 Symposium on VLSI Technology (VLSI Technology)[C]. 2015:T46-T47.
[5] RAO V S, CHONG C T, HO D, et al. Development of high density fan out wafer level package (HD FOWLP) with multi-layer fine pitch RDL for mobile applications. 2016 IEEE 66th Electronic Components and Technology Conference (ECTC)[C]. 2016:1522-1529.
[6] MACK C A. Fifty years of Moore's law[J]. IEEE Transactions on semiconductor manufacturing, 2011, 24(2): 202-207.
[7] MOORE G. Moore’s law[J]. Electronics Magazine, 1965, 38(8): 114.
[8] WALDROP M M. More than moore[J]. Nature, 2016, 530(7589): 144-148.
[9] BRUNNBAUER M, FURGUT E, BEER G, et al. An embedded device technology based on a molded reconfigured wafer. 56th Electronic Components and Technology Conference 2006[C]. 2006, 5.
[10] TSENG C, LIU C, WU C, et al. InFO (wafer level integrated fan-out) technology. 2016 IEEE 66th Electronic Components and Technology Conference (ECTC)[C]. 2016: 1-6.
[11] 王成迁,明雪飞,吉勇. 一种埋入TSV转接芯片硅基扇出型三维集成封装方法及结构[P]. 2019, CN110310895A.
[12] D Y, Z H, Z X, et al. Embedded Si Fan Out: A Low Cost Wafer Level Packaging Technology without Molding and De-Bonding Processes. 2017 IEEE 67th Electronic Components and Technology Conference (ECTC)[C]. 2017:28-34.
[13] C C, D Y, T W, et al. Warpage Prediction and Optimization for Embedded Silicon Fan-Out Wafer-Level Packaging Based on an Extended Theoretical Model[J]. IEEE Transactions on Components, Packaging and Manufacturing Technology, 2019, 9(5): 845-853.
[14] C C, T W, D Y, et al. Reliability of Ultra-Thin Embedded Silicon Fan-Out (eSiFO) Package Directly Assembled on PCB for Mobile Applications. 2018 IEEE 68th Electronic Components and Technology Conference (ECTC)[C]. 2018:1600-1606.
[15] MA S, WANG C, ZHENG F, et al. Development of Wafer Level Process for the Fabrication of Advanced Capacitive Fingerprint Sensors Using Embedded Silicon Fan-Out (eSiFO (R)) Technology. 2019 IEEE 69th Electronic Components and Technology Conference (ECTC)[C]. 2019:28-34.
[16] BRAUN T, BECKER K, VOGES S, et al. From wafer level to panel level mold embedding. 2013 IEEE 63rd Electronic Components and Technology Conference[C]. 2013:1235-1242.
[17] FANN D, FANG D, CHIANG J, et al. Fine line fan out package on panel level. International Conference on Electronics Packaging[C]. 2017:23-25.
[18] S Y H, W C C, C H, et al. Wafer-Level Integration of an Advanced Logic-Memory System Through the Second-Generation CoWoS Technology[J]. IEEE Transactions on Electron Devices, 2017, 64(10): 4071-4077.
[19] H Z, Y S, T L, et al. Transient Thermal Characterization of Junction to Case Thermal Resistance for 2.5D Packages. 2018 19th International Conference on Electronic Packaging Technology (ICEPT)[C]. 2018: 115-120.
[20] KI W, LEE W, MOK I, et al. Chip stackable, ultra-thin, high-flexibility 3D FOWLP (3D SWIFT? Technology) for hetero-integrated advanced 3D WL-SiP. 2018 IEEE 68th Electronic Components and Technology Conference (ECTC)[C]. 2018:580-586.
[21] INGERLY D B, AMIN S, ARYASOMAYAJULA L, et al. Foveros: 3D Integration and the use of Face-to-Face Chip Stacking for Logic Devices. 2019 IEEE International Electron Devices Meeting (IEDM)[C]. 2019:16-19.
[22] MOUNCE G, LYKE J, HORAN S, et al. Chiplet based approach for heterogeneous processing and packaging architectures. 2016 IEEE Aerospace Conference[C]. 2016:1-12.
[23] M Y, N Z, D Y, et al. Process development and reliability for wafer-level 3D IC integration using micro-bump/adhesive hybrid bonding and via-last TSVs. 2018 19th International Conference on Electronic Packaging Technology (ICEPT)[C]. 2018: 241-246.
[24] SHEN W, CHEN K. Three-Dimensional Integrated Circuit (3D IC) Key Technology: Through-Silicon Via (TSV)[J]. Nanoscale Research Letters, 2017, 12(1): 56.
[25] HOU F, LIN T, CAO L, et al. Experimental Verification and Optimization Analysis of Warpage for Panel-Level Fan-Out Package[J]. IEEE Transactions on Components Packaging & Manufacturing Technology, 2017, 7(10): 1721-1728.
[26] LIN T, HOU F, LIU H, et al. Warpage simulation and experiment for panel level fan-out package. Cpmt Symposium Japan[C]. 2016:129-131.
[27] TAKAHASHI H, NOMA H, SUZUKI N, et al. Large Panel Level Fan Out Package Built up Study with Film Type Encapsulation Material. Electronic Components and Technology Conference[C]. 2016:134-139.
[28] JI Y, ZHANG R Z, MAO C C. Fan-out wafer level multilayer wiring package structure[P]. US20190051632.
[29] LAU J H. Fan-Out Wafer-Level Packaging[M]. USA: Springer, 2018:269-300.
[30] LEE Y C , LAI W H , HU I , et al. Fan-Out Chip on Substrate Device Interconnection Reliability Analysis. IEEE Electronic Components & Technology Conference[C]. 2017: 22-27. |