中国半导体行业协会封装分会会刊

中国电子学会电子制造与封装技术分会会刊

导航

电子与封装 ›› 2024, Vol. 24 ›› Issue (6): 060108 . doi: 10.16257/j.cnki.1681-1070.2024.0145

所属专题: 硅通孔三维互连与集成技术

• “硅通孔三维互连与集成技术”专题 • 上一篇    下一篇

集成硅基转接板的PDN供电分析

何慧敏1,廖成意1,刘丰满1,2,戴风伟1,2,曹睿1,2   

  1. 1. 中国科学院微电子研究所,北京 100029;2. 华进半导体封装先导技术研发中心有限公司,江苏 无锡 214135
  • 收稿日期:2024-03-21 出版日期:2024-06-25 发布日期:2024-06-25
  • 作者简介:何慧敏(1989—),女,陕西宝鸡人,博士,副研究员,主要研究方向为晶圆级先进封装。

Analysis of PDN Power Supply for Integrated Silicon-Based Interposers

HE Huimin1, LIAO Chengyi1, LIU Fengman1,2, DAI Fengwei1,2, CAO Rui1,2   

  1. 1. Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China; 2. National Center andAdvanced Packaging Co., Ltd., Wuxi 214135, China
  • Received:2024-03-21 Online:2024-06-25 Published:2024-06-25

摘要: 集成硅转接板的2.5D/3D封装是实现Chiplet技术的重要封装方案。总结了传统电源分配网络(PDN)的供电机理,分析了先进封装下PDN存在的直流压降过大、路径电阻大等电源完整性问题,介绍了针对硅基转接板上PDN的等效电路建模方法,重点概述了2.5D/3D封装下PDN的建模与优化。通过将整块的大尺寸硅桥拆分为多个小硅桥、硅桥集成硅通孔(TSV)、增加TSV数量等方式减少电源噪声。最后,对比采用不同集成方案的DC-DC电源管理模块的PDN性能,结果表明,片上集成方案在交流阻抗、电源噪声以及直流压降等指标上都优于传统的基板集成方案,是3D Chiplet中具有潜力的供电方案。

关键词: 2.5D/3D封装, 芯粒, 电源分配网络, 硅通孔

Abstract: 2.5D/3D packaging with integrated silicon-based interposers is an important packaging solution to enable Chiplet technology. The power supply mechanism of traditional power delivery network (PDN) is summarized, power integrity problems such as excessive DC voltage drop and high path resistance of PDN in advanced packages are analyzed, and equivalent circuit modelling methods for PDN on silicon-based interposers are introduced, with a focus on outlining the modelling and optimization of PDN in 2.5D/3D packages. Power supply noise is reduced by splitting the entire large-area silicon bridge into multiple small silicon bridges, integrating silicon bridges with through silicon via (TSV), and increasing the number of TSVs. Finally, comparing the PDN performance of DC-DC power management modules using different integration schemes. The results show that the on-chip integration scheme outperforms the traditional substrate integration scheme in terms of AC impedance, power supply noise, and DC voltage drop, making it a promising power supply solution for 3D Chiplet.

Key words: 2.5D/3D package, Chiplet, power delivery network, through silicon via

中图分类号: