电子与封装 ›› 2019, Vol. 19 ›› Issue (12): 23 -27. doi: 10.16257/j.cnki.1681-1070.2019.1205
• 电路设计 • 上一篇 下一篇
杨俊浩,杨霄垒,张涛,苏小波,周骏
收稿日期:
出版日期:
发布日期:
作者简介:
YANG Junhao, YANG Xiaolei, ZHANG Tao, SU Xiaobo, ZHOU Jun
Received:
Online:
Published:
关键词: 时钟校准, 延迟锁相环, 数模转换器, 占空比调制
Abstract: A 3.5 GHz clock calibration circuit of high speed and high precision DAC implemented in SMIC 65 nm CMOS is presented. The circuit includes a delay lock loop (DLL) to optimize the timing hand-off between the digital clock domain and the DAC core over temperature, time, and power supply variation, also to ensure correct data transfer with 3.5 GHz and improve the reliability of system clock. The proposed circuit is with 1.2 V/3.3 V dual power supply, 2 ps/LSB of the clock phase regulating precision, programmable target set-phase and the ability of clock duty cycle modulation. The largest power dissipation is lower than 60 mW.
Key words: clock calibration, delay lock loop, digital-to-analog converter, duty cycle modulation
中图分类号:
TN402
杨俊浩,杨霄垒,张涛,苏小波,周骏. 基于DLL 的3.5 GHz 时钟校准电路设计[J]. 电子与封装, 2019, 19(12): 23 -27.
0 / / 推荐
导出引用管理器 EndNote|Reference Manager|ProCite|BibTeX|RefWorks
链接本文: https://ep.org.cn/CN/10.16257/j.cnki.1681-1070.2019.1205
https://ep.org.cn/CN/Y2019/V19/I12/23