[1] CHEN Zhenhai, YU Zongguang, HUANG Songren, et al. A PVT insensitive boosted charge transfer for high speed charge- domain pipelined ADC [J]. IEICE Electronics Express 2012,29(4):366-370.
[2] SEPKE T, FIORENZA J K, SODINI C G,et. al. Comparator-based switched-capacitor circuits for scaled CMOS technologies [C] . Proc of International Solid-State Circuits Conference. San Francisco: IEEE, 2006: 220-221,
[3] BROOKS L, LEE H S. A zero-crossing based 8-bit 200 MS/s pipelined ADC [J]. IEEE Journal of Solid-State Circuits, 2007, 42(12):2677-2687
[4] HERSHBERG B, WEAVER S, SOBUE K, et al. Ring amplifiers for switched capacitor circuits [J]. IEEE Journal of Solid-State Circuits, 2012, 47(12): 2928-2942.
[5] MICHAEL Anthony, EDWARD Kohler, JEFFREY Kurtze, et al. A process-scalable low-power charge-domain 13-bit pipeline ADC[C]. 2008 Symposium on VLSI Circuits,Dig Tech Papers, 2008: 222-223
[6] CHEN Zhenhai, HUANG Songren, JI Huicai, et al. A 27 mW 10-bit 125 MSPS charge domain pipelined ADC with PVT insensitive boosted charge transfer circuit [J]. Journal of Semiconductors, 2013, 34(3):035006.
[7] 黄嵩人,陈珍海,张鸿,等. 用于电荷域流水线ADC的1.5位子级电路[J]. 西安电子科技大学学报,2016,43(6):170-175
[8] MCCREARY J L , GRAY P R . All-MOS charge redistribution analog-to-digital conversion techniques. I[J]. IEEE Journal of Solid-State Circuits, 1975, 10(6):371-379. |