[1] 李燕妃,吴建伟,顾祥,等. 30 V NLDMOS结构优化及SEB能力提高[J].电子与封装,2018,18(10):36-39.
[2] 余洋,乔明. 一种SOI LDMOS器件辐射效应仿真研究[J].电子与封装,2018,18(7):32-34.
[3] APPELS J A, VAES H M J. High voltage thin layer devices (RESURF devices) [C]. IEEE International Electron Devices Meeting, 1979:238-241.
[4] KITAMURA A, WATANABE Y, OGINO M, et al. A high density, low on-resistance 700 V class trench offset drain LDMOSFET (TOD-LDMOS) [C]. IEEE International Electron Devices Meeting, 2003.
[5] VAES H M J, APPELS J A. High voltage high current lateral devices (RESURF devices) [C]. IEEE International Electron Devices Meeting, 1980:87-90.
[6] SHEU G, HUANG C. A study of low cost 1200 V linear P-top LDMOS device [C]. IEEE International Conference of Electron Devices and Solid-State Circuits, 2017.
[7] DISNEY D R, PAUL A K, DARWISH M, et al. A new 800 V lateral MOSFET with dual conduction paths [C]. IEEE International Symposium on Power Semiconductor Devices and ICs, 2001:399-340.
[8] IQBAL M M, UDREA F, NAPOLI E. On the static performance of the RESURF LDMOSFETS for power ICS [C]. IEEE International Symposium on Power Semiconductor Devices and ICs, 2009:247-250.
[9] QIAO M, YU L, DAI G, et al. Design of a 700 V DB-nLDMOS based on substrate termination technology[J]. IEEE Transactions on Electron Device, 2015, 62(12):4121-4127.
[10] QIAO M, LI C, LIU Y, et al. Design of a novel triple reduced surface field LDMOS with partial linear variable doping n-type top layer[J]. Superlattices and Microstructures, 2016, 93:242-247.
[11] LEE S H, JEON C K, MOON J W, et al. 700V Lateral DMOS with new source fingertip design[C]. IEEE International Symposium on Power Semiconductor Devices and ICs, 2008:141-144.
[12] SU R Y, YANG F J, TSAY J L, et al. State-of-the-art device in high voltage power ICs with lowest on-state resistance[C]. IEEE International Electron Devices Meeting, 2010.
[13] KIM S, KIM J, PROSACK H. Novel lateral 700 V DMOS for integration: Ultra-low 85 mΩ?cm2 on-resistance, 750 V LFCC[C]. IEEE International Symposium on Power Semiconductor Devices and ICs, 2012:185-188.
[14] YANG F J, GONG J, SU R Y, et al. A 700-V device in high-voltage power ICs with low on-state resistance and enhanced SOA[J]. IEEE Transactions on Electron Devices, 2013, 60(9):2947-2853.
[15] MAO K, QIAO M, LI Z, et al. 700 V ultra-low on-resistance DB-nLDMOS with optimized thermal budget and neck region[J]. IEEE Electron Device Letter, 2014, 50(3):209-211.
[16] SAI S K, SHEU G, SELVENDRAN S, et al. Linear P-top technology for 600-800 V ultra high voltage BCD integration process[C]. IEEE International Symposium on Next Generation Electronics, 2017:1-4. |