中国电子学会电子制造与封装技术分会会刊

中国半导体行业协会封测分会会刊

无锡市集成电路学会会刊

导航

电子与封装 ›› 2026, Vol. 26 ›› Issue (4): 040304 . doi: 10.16257/j.cnki.1681-1070.2026.0041

• 电路与系统 • 上一篇    下一篇

基于VCM开关切换策略的高速SAR型ADC设计*

都文和,张旭阳,杨琇博,李福明,邹森宇,沈清河   

  1. 齐齐哈尔大学通信与电子工程学院,黑龙江 齐齐哈尔  161006
  • 收稿日期:2025-09-14 出版日期:2026-04-28 发布日期:2025-12-05
  • 作者简介:都文和(1970—),男,黑龙江齐齐哈尔人,博士,教授,研究方向为大气光学、卫星激光通信、集成电路设计等。

Design of High-Speed SAR-Type ADC Based on VCM Switching Strategy

DU Wenhe, ZHANG Xuyang, YANG Xiubo, LI Fuming, ZHOU Senyu, SHEN Qinghe   

  1. College ofCommunication and Electronic, QiqiharUniversity, Qiqihar 161006, China
  • Received:2025-09-14 Online:2026-04-28 Published:2025-12-05

摘要: 提出一种基于共模电压(VCM)开关切换策略的高速逐次逼近(SAR)型模数转换器(ADC)。采用改进型双尾电流源动态比较器,该比较器采用双路电流源交叉锁存器结构,加快了比较速度,且无静态功耗,提高了SAR ADC的整体速度。同时,采用VCM开关切换策略解决了电容阵列切换过程中功耗过高以及比较器输入共模漂移的问题,并采用电容分裂技术克服了单独设计VCM电平的难度,降低了切换开关时序逻辑设计的复杂度。基于SMIC 130 nm工艺,在1.2 V电源电压、50 MSample/s采样率下,对1 024点快速傅里叶变换(FFT)进行仿真。结果显示,在低频输入下(244.14 kHz),该ADC的有效位数(ENOB)为9.73 bit,信噪失真比(SNDR)为60.34 dB,无杂散动态范围(SFDR)为73.72 dBc,总功耗为0.95 mW。

关键词: SARADC, 高速, VCM开关切换策略, 动态比较器

Abstract: A high-speed successive approximation register (SAR) analog-to-digital converter (ADC) based on common mode voltage (VCM) switching strategy is proposed. An improved dual-tailed current source dynamic comparator is employed, featuring a dual-current-source cross-latch structure that accelerates comparison speed while eliminating static power consumption, thereby enhancing the overall speed of the SAR ADC. Simultaneously, the VCM switching strategy resolves excessive power consumption during capacitor array switching and common-mode drift at the comparator input. Capacitor splitting technology overcomes the difficulty of designing VCM levels independently and reduces the complexity of the switching timing logic design. Based on the SMIC 130 nm process, simulations are conducted for a 1 024-point fast Fourier transform (FFT) at a 1.2 V supply voltage and 50 MSample/s sampling rate. Results show that at the low input frequency (244.14 kHz), the ADC achieves an effective number of bits (ENOB) of 9.73 bit, a signal-to-noise distortion ratio (SNDR) of 60.34 dB, a spurious-free dynamic range (SFDR) of 73.72 dBc, and a total power consumption of 0.95 mW.

Key words: SAR ADC, high-speed, VCM switching strategy, dynamic comparator

中图分类号: